# **NAND Flash memory**

Samsung Electronics, co., Ltd

Flash design team

2010. 05. 07

**Kihwan Choi** 





#### **Contents**

- Introduction
- Flash memory 101
- Basic operations
- Current issues & approach
- In the near future





### **NAND Flash Application**







### **"Flash memory" in Wikipedia**

- Flash memory is a non-volatile computer storage technology that can be electrically erased and reprogrammed.
- Flash memory offers fast read access times (although not as fast as volatile DRAM memory used for main memory in PCs) and better kinetic shock resistance than hard disks.
- Flash memory (both NOR and NAND types) was invented by Dr. Fujio Masuoka while working for Toshiba circa 1980. According to Toshiba, the name "flash" was suggested by Dr. Masuoka's colleague, Mr. Shoji Ariizumi, because the erasure process of the memory contents reminded him of the flash of a camera.
- NAND flash also uses floating-gate transistors, but they are connected in a way that resembles a NAND gate : several transistors are connected in series, and only if all word lines are pulled high (above the transistors' VT) is the bit line pulled low.







### **"Flash memory" in Wikipedia**

• To read, most of the word lines are pulled up above the VT of a programmed bit, while one of them is pulled up to just over the VT of an erased bit. The series group will conduct (and pull the bit line low) if the selected bit has not been programmed. NAND flash uses tunnel injection for writing and tunnel release for erasing.

• One limitation of flash memory is that although it can be read or programmed a byte or a word at a time in a random access fashion, it must be erased a "block" at a time.

• Another limitation is that flash memory has a finite number of erase-write cycles. Most commercially available flash products are guaranteed to withstand around 100,000 write-erase-cycles, before the wear begins to deteriorate the integrity of the storage







### **"Flash memory" in Wikipedia**

#### • Technology scaling down



Reference: EETimes article on NAND scaling, 3/22/2010







### **Major players**

#### Table 4. NAND Market Share

|           |             |           | GB<br>Equivalent |           |
|-----------|-------------|-----------|------------------|-----------|
| 2009      | Sales (\$M) | Share (%) | (M)              | Share (%) |
| Samsung   | 5,337       | 37.10     | 2,007            | 31.50     |
| Toshiba   | 3,570       | 24.80     | 1,689            | 26.50     |
| SanDisk   | 1,997       | 13.90     | 1,181            | 18.50     |
| Micron    | 1,203       | 8.40      | 664              | 10.40     |
| Hynix     | 1,066       | 7.40      | 347              | 5.40      |
| Intel     | 826         | 5.70      | 465              | 7.30      |
| Numonyx   | 330         | 2.30      | 18               | 0.30      |
| Spansion  | 37          | 0.30      | 3                | 0.00      |
| Powerchip | 3           | 0.00      | 2                | 0.00      |
| Renesas   | 2           | 0.00      | _                | 0.00      |
| Total     | 14,371      | 100       | 6,375            | 100       |

Source: Gartner (March 2010)





#### Now in the market ...

#### Intel, Micron and IMFT announce world's first 25-nm NAND technology

February 2, 2010, By Sanjeev Ramachandran in Hardware

The NAND flash production scene has received a shot in the arm with Intel Corporation and Micron Technology making it public that the world's first 25-nanometer (nm) NAND technology is now on stream. Significantly enough, the 25nm process is the smallest NAND technology as well as the smallest semiconductor technology in the world

#### Hynix Develops 26nm NAND Flash Memory

Tuesdav, February 09, 2010

South Korea's Hynix Semiconductor Inc., the world's second-largest memory chipmaker, said Tuesday that it has developed a 26nanometer based NAND flash memory chip. The company is the world's second flash memory maker to apply the below 30-nanometer technology. Mass production of the new memory will start in in July.

#### Toshiba readies sub-25nm flash memory chip production oshiba SanDísk

By Jose Vilches, TechSpot.com Published: April 5, 2010, 12:14 PM EST

The company produces 32nm and 43nm memory chips, but the plan is to begin production on "sub-25nm" chips that would enable larger storage capacities to be shoved into the same form factors that we use today. Toshiba will begin output of NAND chips with circuitry widths in the upper 20 nanometre range soon, while production of chips with circuitry widths in the lower 20 nanometres is slated to start as early as 2012.

#### Samsung pioneers 20-nm NAND flash memory technology SAMSUNG

April 19, 2010, By Thomas Antony in Storage

Right on the heels of Toshiba's announcement to start on sub-25nm flash memory, Samsung today announced the industry's first production of 20 nanometer class NAND chips for use in SD cards. Samsung's 20nm MLC 32-gigabit NAND chips are sampling now for use in embedded storage and SD memory cards ranging from 4GB to 64GB. This is a significant step forward for Samsung who started its 30nm production just one year ago. The new class of memory chips will allow for higher-density in storage, lower manufacturing costs and 50% higher productivity than 30nm technology.







Micron



## Flash memory 101





#### Flash memory cell vs. MOSFET

 Flash cell has a charge storage layer such that Vth of a cell can be changed → memorize information







### **Flash memory operation**

#### • Write & read binary data to a flash cell

- data `0' → `OFF' state (program)
- data `1' → `ON' state (erase)











### **Flash memory cell structure**

- Cell Vth changes depending on the amount of F/G charge
- electrons can be injected(ejected) into(out of) the F/G through Tox with electric field across Tox







#### NAND vs. NOR





### Features : NAND vs. NOR







### Write methods in Flash memory









#### **NAND Flash : Program & Erase**





Erase F-N Tunneling

> On cell (Solid-1)





- 16/48 -



### **Coupling ratio**





For fast programming, high Vfg is required, i.e. either high Vcg or large  $\alpha_{ca}$ 

![](_page_16_Picture_4.jpeg)

![](_page_16_Picture_6.jpeg)

#### **NAND Flash cell structure**

![](_page_17_Figure_1.jpeg)

#### Terms in NAND Flash – string, page, block

![](_page_18_Figure_1.jpeg)

최기환941200551252116117 20100506090856

![](_page_18_Picture_3.jpeg)

### **NAND Flash chip architecture**

• High density & simple architecture (cell efficiency > 65%)

![](_page_19_Picture_2.jpeg)

![](_page_19_Picture_3.jpeg)

![](_page_19_Picture_4.jpeg)

![](_page_19_Picture_6.jpeg)

### **Functional block diagram of NAND Flash**

![](_page_20_Figure_1.jpeg)

![](_page_20_Picture_2.jpeg)

![](_page_20_Picture_4.jpeg)

## **Basic operations**

**NAND Flash** 

![](_page_21_Picture_2.jpeg)

![](_page_21_Picture_3.jpeg)

#### **Read operation**

#### • Bias condition

- selected WL : Target voltage (Vtarget)
- unselected WLs : high enough to conduct all cells in a string

![](_page_22_Figure_4.jpeg)

![](_page_22_Figure_5.jpeg)

![](_page_22_Picture_6.jpeg)

### **Sensing margin**

#### • The ratio of On cell & Off cell current

![](_page_23_Figure_2.jpeg)

![](_page_23_Picture_3.jpeg)

![](_page_23_Picture_5.jpeg)

### **Read disturbance**

 Increasing Vread → soft program occurs in the unselected cell of selected string

- 25/48 -

![](_page_24_Figure_2.jpeg)

![](_page_24_Figure_3.jpeg)

On cell moves to off cell

![](_page_24_Picture_5.jpeg)

#### **Program operation**

#### • Bias condition

- selected WL : Program voltage (Vpgm)
- unselected WLs : Pass voltage (Vpass)

![](_page_25_Figure_4.jpeg)

![](_page_25_Picture_6.jpeg)

### **Program inhibition**

![](_page_26_Figure_1.jpeg)

the higher Vpass, the better Vpgm disturbance But, higher Vpass causes more Vpass disturbance

![](_page_26_Picture_3.jpeg)

![](_page_26_Picture_4.jpeg)

SAMSUNG ELECTRONICS

![](_page_26_Picture_7.jpeg)

### **Self boosting**

![](_page_27_Figure_1.jpeg)

Channel potential strongly depends on the cell states in a string

![](_page_27_Picture_3.jpeg)

![](_page_27_Picture_5.jpeg)

#### **Vpass window**

## • "Optimal Vpass region" considering both Vpgm and Vpass disturbances at the same time

![](_page_28_Figure_2.jpeg)

![](_page_28_Picture_3.jpeg)

#### **Erase operation**

#### • Bias condition

- all WLs in the selected Block : 0V
- GSL/SSL : Floating
- Bulk : Vera

![](_page_29_Figure_5.jpeg)

![](_page_29_Figure_6.jpeg)

off cell becomes on cell

![](_page_29_Picture_8.jpeg)

![](_page_29_Picture_9.jpeg)

![](_page_29_Picture_12.jpeg)

#### **Erase disturbance**

#### • "Self boosting" can be used

![](_page_30_Figure_2.jpeg)

![](_page_30_Picture_3.jpeg)

![](_page_30_Picture_7.jpeg)

### **Cell Vth distribution**

#### • Cell Vth width requirement

- 1bit/cell vs. 2bit/cell vs. 3bit/cell

![](_page_31_Figure_3.jpeg)

![](_page_31_Picture_5.jpeg)

### **Cell Vth width control**

#### • Incremental Step Pulse Program (ISPP)

- programmed state Vth width can be controlled
- narrower width requires more program loop

![](_page_32_Figure_4.jpeg)

![](_page_32_Figure_5.jpeg)

![](_page_32_Picture_6.jpeg)

![](_page_32_Picture_10.jpeg)

## **Current issues & approaches**

![](_page_33_Picture_1.jpeg)

![](_page_33_Picture_3.jpeg)

### **Criteria for a NAND Flash device**

![](_page_34_Figure_1.jpeg)

All these are strongly dependent on each other and may become worse as "cell size shrinks down"

![](_page_34_Picture_3.jpeg)

![](_page_34_Picture_5.jpeg)

### **Details on programmed Vth**

• Factors which affect to programmed Vth width

- Ideal : ⊿Vpgm during ISPP program
- Noise : F-poly coupling, CSL noise, Back pattern dependency
- Reliability : Endurance, program/read disturbance, charge loss

![](_page_35_Figure_5.jpeg)

### **Neighborhood interference**

#### • F-poly coupling noise

- Cell Vth can be raised as neighboring cells are programmed

![](_page_36_Figure_3.jpeg)

![](_page_36_Picture_4.jpeg)

![](_page_36_Picture_6.jpeg)

### **Cell Vth vs. F-poly coupling**

![](_page_37_Figure_1.jpeg)

![](_page_37_Picture_2.jpeg)

![](_page_37_Picture_3.jpeg)

![](_page_37_Picture_4.jpeg)

### **Cell size vs. F-poly coupling**

![](_page_38_Figure_1.jpeg)

![](_page_38_Figure_2.jpeg)

![](_page_38_Picture_3.jpeg)

![](_page_38_Picture_5.jpeg)

### **F-poly coupling reduction – (I)**

#### • Shadow program

- Make final Vth after being coupled

![](_page_39_Figure_3.jpeg)

![](_page_39_Picture_4.jpeg)

### **F-poly coupling reduction – (II)**

![](_page_40_Figure_1.jpeg)

Program performance overhead due to "Fine program"

![](_page_40_Picture_3.jpeg)

![](_page_40_Picture_5.jpeg)

![](_page_40_Picture_7.jpeg)

### **F-poly coupling reduction – (III)**

#### • All-bit line (ABL) architecture

- all cells in a WL are programmed at the same time
- in SBL, cells in even BL first, cells in odd BL next (BL-coupling exists)

![](_page_41_Figure_4.jpeg)

SBL(Shielded-bit line) ABL(All-bit line)

![](_page_41_Picture_6.jpeg)

![](_page_41_Figure_7.jpeg)

#### Features : SBL vs. ABL

|                            | SBL       | ABL       |
|----------------------------|-----------|-----------|
| No. of PBs<br>(page depth) | 4КВ       | 8KB       |
| pages/block                | 256 pages | 128 pages |

![](_page_41_Picture_10.jpeg)

![](_page_41_Picture_11.jpeg)

## In the near future

![](_page_42_Picture_1.jpeg)

![](_page_42_Picture_3.jpeg)

### **3D Flash memory**

#### • Bit-Cost Scalable(BiCS) technology

![](_page_43_Figure_2.jpeg)

Figure 1: (a) Birds-eye view of BiCS Flash memory. (b) Top-down view of BiCS Flash memory array. (c) Enlarged view of the memory string. (d) Cross sectional SEM image of BiCS Flash memory array.

![](_page_43_Picture_4.jpeg)

2007 IEDM, Toshiba

Figure 2: Equivalent circuit of BiCS Flash memory.

![](_page_43_Picture_6.jpeg)

![](_page_43_Picture_7.jpeg)

![](_page_43_Picture_10.jpeg)

#### **3D Flash memory**

• TCAT(Terabit Cell Array Transistor) technology

![](_page_44_Figure_2.jpeg)

2009 VLSI, Samsung

![](_page_44_Picture_4.jpeg)

![](_page_44_Picture_5.jpeg)

![](_page_44_Picture_6.jpeg)

### What is CTF ?

#### • CTF (Charge Trap Flash)

- SONOS type Flash
- electron is trapped in nitride trap layer

![](_page_45_Figure_4.jpeg)

P.C.Y. Chen, TED, V. 24, pp.584-586, 1977

![](_page_45_Figure_6.jpeg)

#### POSTECH

#### **Floating Gate**

![](_page_45_Figure_9.jpeg)

![](_page_45_Picture_10.jpeg)

![](_page_45_Picture_12.jpeg)

### Floating gate vs. SONOS

![](_page_46_Figure_1.jpeg)

POSTECH

- 47/48 -

![](_page_46_Picture_4.jpeg)

## Thanks for your listening !

![](_page_47_Picture_1.jpeg)

![](_page_47_Picture_3.jpeg)